1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
#[doc = "Register `usb0_clk` reader"]
pub struct R(crate::R<USB0_CLK_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<USB0_CLK_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<USB0_CLK_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<USB0_CLK_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Register `usb0_clk` writer"]
pub struct W(crate::W<USB0_CLK_SPEC>);
impl core::ops::Deref for W {
    type Target = crate::W<USB0_CLK_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl core::ops::DerefMut for W {
    #[inline(always)]
    fn deref_mut(&mut self) -> &mut Self::Target {
        &mut self.0
    }
}
impl From<crate::W<USB0_CLK_SPEC>> for W {
    #[inline(always)]
    fn from(writer: crate::W<USB0_CLK_SPEC>) -> Self {
        W(writer)
    }
}
#[doc = "Field `clk12m_sel` reader - OHCI 12M Source Select"]
pub type CLK12M_SEL_R = crate::FieldReader<u8, CLK12M_SEL_A>;
#[doc = "OHCI 12M Source Select\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
#[repr(u8)]
pub enum CLK12M_SEL_A {
    #[doc = "0: `0`"]
    DIV_48M = 0,
    #[doc = "1: `1`"]
    DIV_24M = 1,
    #[doc = "2: `10`"]
    RTC_32K = 2,
}
impl From<CLK12M_SEL_A> for u8 {
    #[inline(always)]
    fn from(variant: CLK12M_SEL_A) -> Self {
        variant as _
    }
}
impl CLK12M_SEL_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> Option<CLK12M_SEL_A> {
        match self.bits {
            0 => Some(CLK12M_SEL_A::DIV_48M),
            1 => Some(CLK12M_SEL_A::DIV_24M),
            2 => Some(CLK12M_SEL_A::RTC_32K),
            _ => None,
        }
    }
    #[doc = "Checks if the value of the field is `DIV_48M`"]
    #[inline(always)]
    pub fn is_div_48m(&self) -> bool {
        *self == CLK12M_SEL_A::DIV_48M
    }
    #[doc = "Checks if the value of the field is `DIV_24M`"]
    #[inline(always)]
    pub fn is_div_24m(&self) -> bool {
        *self == CLK12M_SEL_A::DIV_24M
    }
    #[doc = "Checks if the value of the field is `RTC_32K`"]
    #[inline(always)]
    pub fn is_rtc_32k(&self) -> bool {
        *self == CLK12M_SEL_A::RTC_32K
    }
}
#[doc = "Field `clk12m_sel` writer - OHCI 12M Source Select"]
pub type CLK12M_SEL_W<'a, const O: u8> =
    crate::FieldWriter<'a, u32, USB0_CLK_SPEC, u8, CLK12M_SEL_A, 2, O>;
impl<'a, const O: u8> CLK12M_SEL_W<'a, O> {
    #[doc = "`0`"]
    #[inline(always)]
    pub fn div_48m(self) -> &'a mut W {
        self.variant(CLK12M_SEL_A::DIV_48M)
    }
    #[doc = "`1`"]
    #[inline(always)]
    pub fn div_24m(self) -> &'a mut W {
        self.variant(CLK12M_SEL_A::DIV_24M)
    }
    #[doc = "`10`"]
    #[inline(always)]
    pub fn rtc_32k(self) -> &'a mut W {
        self.variant(CLK12M_SEL_A::RTC_32K)
    }
}
#[doc = "Field `rstn` reader - PHY Reset"]
pub type RSTN_R = crate::BitReader<RSTN_A>;
#[doc = "PHY Reset\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum RSTN_A {
    #[doc = "0: `0`"]
    ASSERT = 0,
    #[doc = "1: `1`"]
    DEASSERT = 1,
}
impl From<RSTN_A> for bool {
    #[inline(always)]
    fn from(variant: RSTN_A) -> Self {
        variant as u8 != 0
    }
}
impl RSTN_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> RSTN_A {
        match self.bits {
            false => RSTN_A::ASSERT,
            true => RSTN_A::DEASSERT,
        }
    }
    #[doc = "Checks if the value of the field is `ASSERT`"]
    #[inline(always)]
    pub fn is_assert(&self) -> bool {
        *self == RSTN_A::ASSERT
    }
    #[doc = "Checks if the value of the field is `DEASSERT`"]
    #[inline(always)]
    pub fn is_deassert(&self) -> bool {
        *self == RSTN_A::DEASSERT
    }
}
#[doc = "Field `rstn` writer - PHY Reset"]
pub type RSTN_W<'a, const O: u8> = crate::BitWriter<'a, u32, USB0_CLK_SPEC, RSTN_A, O>;
impl<'a, const O: u8> RSTN_W<'a, O> {
    #[doc = "`0`"]
    #[inline(always)]
    pub fn assert(self) -> &'a mut W {
        self.variant(RSTN_A::ASSERT)
    }
    #[doc = "`1`"]
    #[inline(always)]
    pub fn deassert(self) -> &'a mut W {
        self.variant(RSTN_A::DEASSERT)
    }
}
#[doc = "Field `clken` reader - Gating Special Clock"]
pub type CLKEN_R = crate::BitReader<CLKEN_A>;
#[doc = "Gating Special Clock\n\nValue on reset: 0"]
#[derive(Clone, Copy, Debug, PartialEq, Eq)]
pub enum CLKEN_A {
    #[doc = "0: `0`"]
    OFF = 0,
    #[doc = "1: `1`"]
    ON = 1,
}
impl From<CLKEN_A> for bool {
    #[inline(always)]
    fn from(variant: CLKEN_A) -> Self {
        variant as u8 != 0
    }
}
impl CLKEN_R {
    #[doc = "Get enumerated values variant"]
    #[inline(always)]
    pub fn variant(&self) -> CLKEN_A {
        match self.bits {
            false => CLKEN_A::OFF,
            true => CLKEN_A::ON,
        }
    }
    #[doc = "Checks if the value of the field is `OFF`"]
    #[inline(always)]
    pub fn is_off(&self) -> bool {
        *self == CLKEN_A::OFF
    }
    #[doc = "Checks if the value of the field is `ON`"]
    #[inline(always)]
    pub fn is_on(&self) -> bool {
        *self == CLKEN_A::ON
    }
}
#[doc = "Field `clken` writer - Gating Special Clock"]
pub type CLKEN_W<'a, const O: u8> = crate::BitWriter<'a, u32, USB0_CLK_SPEC, CLKEN_A, O>;
impl<'a, const O: u8> CLKEN_W<'a, O> {
    #[doc = "`0`"]
    #[inline(always)]
    pub fn off(self) -> &'a mut W {
        self.variant(CLKEN_A::OFF)
    }
    #[doc = "`1`"]
    #[inline(always)]
    pub fn on(self) -> &'a mut W {
        self.variant(CLKEN_A::ON)
    }
}
impl R {
    #[doc = "Bits 24:25 - OHCI 12M Source Select"]
    #[inline(always)]
    pub fn clk12m_sel(&self) -> CLK12M_SEL_R {
        CLK12M_SEL_R::new(((self.bits >> 24) & 3) as u8)
    }
    #[doc = "Bit 30 - PHY Reset"]
    #[inline(always)]
    pub fn rstn(&self) -> RSTN_R {
        RSTN_R::new(((self.bits >> 30) & 1) != 0)
    }
    #[doc = "Bit 31 - Gating Special Clock"]
    #[inline(always)]
    pub fn clken(&self) -> CLKEN_R {
        CLKEN_R::new(((self.bits >> 31) & 1) != 0)
    }
}
impl W {
    #[doc = "Bits 24:25 - OHCI 12M Source Select"]
    #[inline(always)]
    #[must_use]
    pub fn clk12m_sel(&mut self) -> CLK12M_SEL_W<24> {
        CLK12M_SEL_W::new(self)
    }
    #[doc = "Bit 30 - PHY Reset"]
    #[inline(always)]
    #[must_use]
    pub fn rstn(&mut self) -> RSTN_W<30> {
        RSTN_W::new(self)
    }
    #[doc = "Bit 31 - Gating Special Clock"]
    #[inline(always)]
    #[must_use]
    pub fn clken(&mut self) -> CLKEN_W<31> {
        CLKEN_W::new(self)
    }
    #[doc = "Writes raw bits to the register."]
    #[inline(always)]
    pub unsafe fn bits(&mut self, bits: u32) -> &mut Self {
        self.0.bits(bits);
        self
    }
}
#[doc = "USB0 Clock Register\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [usb0_clk](index.html) module"]
pub struct USB0_CLK_SPEC;
impl crate::RegisterSpec for USB0_CLK_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [usb0_clk::R](R) reader structure"]
impl crate::Readable for USB0_CLK_SPEC {
    type Reader = R;
}
#[doc = "`write(|w| ..)` method takes [usb0_clk::W](W) writer structure"]
impl crate::Writable for USB0_CLK_SPEC {
    type Writer = W;
    const ZERO_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
    const ONE_TO_MODIFY_FIELDS_BITMAP: Self::Ux = 0;
}
#[doc = "`reset()` method sets usb0_clk to value 0"]
impl crate::Resettable for USB0_CLK_SPEC {
    const RESET_VALUE: Self::Ux = 0;
}