1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
#[doc = "Register `prs_ch%s0_line_time` reader"]
pub struct R(crate::R<PRS_CH0_LINE_TIME_SPEC>);
impl core::ops::Deref for R {
    type Target = crate::R<PRS_CH0_LINE_TIME_SPEC>;
    #[inline(always)]
    fn deref(&self) -> &Self::Target {
        &self.0
    }
}
impl From<crate::R<PRS_CH0_LINE_TIME_SPEC>> for R {
    #[inline(always)]
    fn from(reader: crate::R<PRS_CH0_LINE_TIME_SPEC>) -> Self {
        R(reader)
    }
}
#[doc = "Field `hsyn_time` reader - Time of H SYNC when vsync is valid\n\nThe unit is csi_top_clk cycle"]
pub type HSYN_TIME_R = crate::FieldReader<u16, u16>;
#[doc = "Field `hblk_time` reader - Time of H Blanking when vsync is valid\n\nThe unit is csi_top_clk cycle"]
pub type HBLK_TIME_R = crate::FieldReader<u16, u16>;
impl R {
    #[doc = "Bits 0:15 - Time of H SYNC when vsync is valid\n\nThe unit is csi_top_clk cycle"]
    #[inline(always)]
    pub fn hsyn_time(&self) -> HSYN_TIME_R {
        HSYN_TIME_R::new((self.bits & 0xffff) as u16)
    }
    #[doc = "Bits 16:31 - Time of H Blanking when vsync is valid\n\nThe unit is csi_top_clk cycle"]
    #[inline(always)]
    pub fn hblk_time(&self) -> HBLK_TIME_R {
        HBLK_TIME_R::new(((self.bits >> 16) & 0xffff) as u16)
    }
}
#[doc = "Parser Channel\\[i\\] Line Time Register\n\nThis register you can [`read`](crate::generic::Reg::read). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [prs_ch0_line_time](index.html) module"]
pub struct PRS_CH0_LINE_TIME_SPEC;
impl crate::RegisterSpec for PRS_CH0_LINE_TIME_SPEC {
    type Ux = u32;
}
#[doc = "`read()` method returns [prs_ch0_line_time::R](R) reader structure"]
impl crate::Readable for PRS_CH0_LINE_TIME_SPEC {
    type Reader = R;
}
#[doc = "`reset()` method sets prs_ch%s0_line_time to value 0"]
impl crate::Resettable for PRS_CH0_LINE_TIME_SPEC {
    const RESET_VALUE: Self::Ux = 0;
}